**CprE 281: Digital Logic** 

Midterm 1: Monday Sep 30, 2013

#### **Student Name:**

#### **Student ID Number:**

Lab Section: Mon 9-12(N), Tue 2-5(M), Wed 8-11(J), Thu 2-5(L), Thu 5-8(K), Fri 11-2(G) (circle one)

## 1. True/False Questions ( $10 \times 1p$ each = 10p)

(a) I forgot to write down my name and student ID number.

TRUE / FALSE

(b) A NOT gate can have two but not three inputs.

TRUE / (FALSE)

(c) A NAND gate can have four inputs.

TRUE) / FALSE

(d) AND followed by NOT is equivalent to a NAND.

TRUE)/ FALSE

(e) NOR followed by NOT is equivalent to XOR.

TRUE /(FALSE)

(f) VHDL is the same as Verilog HDL.

TRUE / (FALSE)

(g) Minimization with a K-map always produces a unique solution.

TRUE / FALSE

(h) It is possible to build a NOT gate with a NOR gate.

(TRUE) / FALSE

(i) It is possible to build an AND gate with two NOT gates.

TRUE / FALSE

(j) It is possible to build a NOR gate with 6 CMOS transistors

TRUE / FALSE

# 2. Boolean Expressions (5 x 1p each = 5p)

Write the value (0 or 1) for each Boolean expression, given the initial conditions.

$$X = 1$$

$$y = 0$$

$$z = 1$$

$$(a) (X + Y)Z$$

1

(b) 
$$(ZX + YZ)X$$

1

(C) 
$$(XX + YY + ZZ)(XY + XZ + YZ)$$

1

(d) 
$$(XY + YX)(YZ + ZY)$$

0

(e) 
$$(X + Y + Z)(XYZ)$$

0

3. Truth Tables (5p + 10p = 15p)
Use a truth table to show that the following Boolean expressions are equivalent.

|        |   | Use a | trut | th table | e to show | that the                   | followin                   | g Boolean | n expres | sions a | re equiv | alent. |      |     |
|--------|---|-------|------|----------|-----------|----------------------------|----------------------------|-----------|----------|---------|----------|--------|------|-----|
|        |   | (8    | a)   | b        | c + a·l   | $a + \overline{a} \cdot c$ | $c = \overline{a} \cdot c$ | + a·b     |          |         |          |        |      |     |
| 0      | \ | 6     | c    | 6c       | 96        | ac                         | 2 / 4                      | 45 7      | a c      | ab      | R        | H.S    |      |     |
| -      | 0 | 0     | 0    | 0        | O         | 0                          | Ü                          | )         | 0        | 0       | C        | )      |      |     |
| ,      | 2 | 0     | 1    |          | 0         | 1                          | 1                          |           | )        | 0       | 1        |        |      |     |
|        | 0 | 1     | 0    |          | O         | 0                          |                            |           | 0        | 0       | 0        | )      |      |     |
|        | 0 | 1     | 1    | 1        | 0         | 1                          | 1                          |           | 1        | O       | 1        |        |      |     |
| Bernan | 1 | 0     | 0    | 0        | O         | D                          |                            | O         | 0        | 0       | 0        | >      |      |     |
|        | Ì | 0     | 1    | 0        | 0         | 0                          |                            | 0         | 0        | 0       | 0        |        |      |     |
|        | 1 | 1     | 0    | 0        | Ţ         | $\Diamond$                 |                            | 1         | 0        | 1       | 1        |        |      |     |
|        | 1 | 1     | 1    | 1        | 1         | Ó                          |                            | 1         | 0        | 1       | 1        |        |      |     |
|        |   | /1    |      | 1        | They      |                            |                            |           |          | use     | 4        | 15=    | RHS  |     |
|        |   |       | b)   |          | ·b +a·    |                            |                            |           |          |         |          |        |      |     |
| 6      | C | d     | a    | 6 0      | cal       | 6 ad                       | a6+ac                      | 96+90     | LHS      | 9       | -6       | cd     | 6+cd | RH: |
| 0      |   | 0     |      | 0        | 0 0       | O                          | 0                          | V         | 0        | 0       | 0        | 0      | 0    | D   |
|        | ~ |       | 1 /  | h        | 0 1 0     | ()                         | 0                          | D         | 10       | 0       | 0        | n      | 0    | 0   |

| a  | 6 cd  | a6 | ac | a6 | ad | a6+ac | abtad | LHS | 9 | -6 | cd | 6+cd | RHS |
|----|-------|----|----|----|----|-------|-------|-----|---|----|----|------|-----|
| () | 000   | 0  | 0  | O  | 0  | 0     | O     | 0   | O | 0  | O  | 0    | D   |
| 0  | 0 0 1 | 0  | 0  | 0  | 0  | 0     | O     | 0   | 0 | 0  | 0  | 0    | 0   |
| 0  | 0 1 0 | 0  | 0  | 0  | 0  | 0     | 0     | 0   | 0 | 0  | 0  | 0    | 0   |
| 0  | 0 1 1 | 0  | 0  | 0  | O  | 0     | 0     | 0   | 0 | 0  | 1  | 1    | 0   |
| () | 100   | 0  | 0  | v  | O  | 0     | 0     | U   | 0 | 1  | O  | 1    | D   |
| 0  | 1 0 1 | 0  | 0  | 0  | 0  | 0     | O     | 0   | 0 | (  | 0  | 1    | 0   |
| 0  | 1 1 0 | 0  | 0  | 0  | 0  | 0     | D     | 0   | 0 | 1  | 0  | 1    | 0   |
| 0  | 111   | 0  | 0  | 0  | 0  | 0     | 0     | 0   | 0 | 1  |    |      | 0   |
| 1  | 000   | 0  | O  | 0  | D  | 0     | 0     | 0   | 1 | 0  | D  | 0    | 0   |
| ,  | 0 0 1 | 0  | 0  | 0  | l  | 0     | 1     | 0   | 1 | 0  | 0  | 0    | 0   |
| 1  | 0 1 0 | 0  | 1  | 0  | 0  | 1     | 0     | 0   | 1 | 0  | 0  | 0    | 0   |
| 1  | 0 1 1 | 0  | 1  | 0  | -  | 1     | 1     | 1   | 1 | 0  |    | 1    | 1   |
| 1  | 100   | 1  | 0  | 1  | 0  | 1     | 1     | 1   | 1 |    | O  |      | 9   |
| 1  | 1 0 1 | 1  | 0  | 1  | 1  | 1     | 1     | 1   | 1 | 1  | 0  | 1    | 1   |
| 1  | 10    | 1  | (  | 1  | 0  | 1     | 1     | 1   | 1 | 1  | 0  | 1    | 1   |
| 1  | 111   | 1  | 1  | 1  | 1  | 1     | 1     | 11  | 1 | 1  | [  | 1    | 1   |
|    |       |    |    |    |    |       | •     | 4   |   |    |    | ,    | -   |
|    |       |    |    |    |    |       |       |     |   |    |    |      |     |

They are equivalent because LHS = RHS.

- 4. Number Conversions  $(4 \times 5p \text{ each} = 20p)$ 
  - (a) Convert 123<sub>15</sub> to decimal

$$1 \times 15^{2} + 2 \times 15^{1} + 3 \times 15^{\circ} =$$

$$225 + 30 + 3 = 258_{10}$$

(b) Convert 3124 to binary

(c) Convert CAFE<sub>16</sub> to octal

(d) Convert 134<sub>10</sub> to binary:

$$134/2 = 67$$
 0  
 $67/2 = 33$  1  
 $33/2 = 16$  1  
 $16/2 = 8$  0  
 $8/2 = 4$  0  
 $4/2 = 2$  0  
 $1/2 = 1$  0  
 $1/2 = 0$  1

result:

100001102

# 5. Chip Implementation (10p)

Implement the Boolean function  $f = (a + b + \overline{d})(b + \overline{c})$  using the three chips shown below. Add the necessary wires and labels to get the desired result.



### 6. From Logic Circuit to Verilog Code (10p)

Write a Verilog module for the following logic circuit.



module 
$$f-g(a,b,c,f,g)$$
;

input  $a,b,c$ ;

output  $f,g$ ;

wire  $x_1P,q$ ;

assign  $X=a \wedge b$ ;

assign  $P=c \times x$ ;

assign  $q=a \otimes b$ ;

assign  $q=a \otimes b$ ;

assign  $q=p \mid q$ ;

endmodule

# 7. Derive the minimum POS expression using a K-map (10p + 5p = 15p)

(a) Use a K-map to derive the minimum-cost POS expression for  $f = \overline{x} (y + \overline{z}) + x \cdot y$ 

(b) Draw the circuit diagram for the minimum expression.

| X  | Y Z | X | Y+ Z | X (Y+ Z) | XY | + |
|----|-----|---|------|----------|----|---|
| 0  | 0 0 | 1 | 1    | 1        | D  | 1 |
| 0  | 0 1 | 1 | 0    | 0        | 0  |   |
| 10 | 1 0 | 1 | 1    | 1        | 0  |   |
| 0  | 1 1 | 1 | - I  | (        | 0  |   |
| 1  | 00  | D | 1    | 0        | D  | 0 |
| Ì  | 0 1 | 0 | 0    | D        | 0  | 0 |
| 1  | 10  | 0 | 1    | 0        |    | 1 |
| 1  |     | 0 | 1    | 0        |    | 1 |
|    |     |   |      |          |    |   |



- 8. Derive the minimum  $\underline{SOP}$  expression using a K-map (10p + 5p = 15p)
- (a) Use a K-map to derive the minimum-cost SOP expression for the following function  $f=\Sigma m(1,3,5,7,9,14)+D(2,\,11,\,12,\,13)$
- (b) Draw the circuit diagram the minimum expression.



9. NAND/NOR Logic (5p + 10p = 15p)
(a) Redraw the following logic circuit using only NAND gates.



(b) Redraw the original logic circuit from (a) using only NOR gates.



#### 10. Boolean Logic (15p)

Use the theorems of Boolean algebra to simplify the following expression:

$$x_1 x_2 x_3 + x_1 x_2 x_3 +$$

$$X_1 X_3 + X_2 X_3 + X_1 X_2 + X_1 X_2 X_3 =$$

$$\overline{X}_1$$
  $\overline{X}_3$   $+$   $\overline{X}_2$   $\overline{X}_3$   $+$   $\overline{X}_4$   $(\overline{X}_2 + \overline{X}_2 \times \overline{X}_3) =$ 
 $\overline{X}_2 + \overline{X}_3$ 

$$X_1 \times X_3 + X_2 \times X_3 + X_1 \times X_2 + X_1 \times X_3 =$$

$$(\overline{Y}_1 + \overline{Y}_1)$$
  $\times_3$   $+ \times_2$   $\overline{X}_3$   $+ \times_1$   $\overline{X}_2$  =

$$X_3 + X_2 \overline{X_3} + X_1 \overline{X_2} = X_3 + X_2$$

| Question               | Max | Score |
|------------------------|-----|-------|
| 1. True/False          | 10  |       |
| 2. Expressions         | 5   |       |
| 3. Truth Tables        | 15  |       |
| 4. Number Conversions  | 20  |       |
| 5. Chip Implementation | 10  |       |
| 6. Verilog Module      | 10  |       |
| 7. POS with K-Map      | 15  |       |
| 8. SOP with K-Map      | 15  |       |
| 9. NAND/NOR Logic      | 15  |       |
| 10. Boolean Logic      | 15  |       |
| TOTAL:                 | 130 |       |